Please use this identifier to cite or link to this item:
http://localhost:80/xmlui/handle/123456789/1465
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Mustafa, Rehana | - |
dc.contributor.author | Ahmed, S. | - |
dc.contributor.author | Khan, E. U. | - |
dc.date.accessioned | 2019-11-18T10:14:02Z | - |
dc.date.available | 2019-11-18T10:14:02Z | - |
dc.date.issued | 2013-01-01 | - |
dc.identifier.issn | 30 016101 | - |
dc.identifier.uri | http://142.54.178.187:9060/xmlui/handle/123456789/1465 | - |
dc.description.abstract | We present a systematic study to create ultra-shallow junctions in n-type silicon substrates and investigate both pre- and post-annealing processes to create a processing strategy for potential applications in nano-devices. Starting wafers were co-implanted with indium and C atoms at energies of 70 keV and 10 keV, respectively. A carefully chosen implantation schedule provides an abrupt ultra-shallow junction between 17 and 43 nm with suppressed sheet resistance and appropriate retained sheet carrier concentration at low thermal budget. A defect doping matrix, primarily the behavior and movement of co-implant generated interstitials at different annealing temperatures, may be engineered to form sufficiently activated ultra-shallow devices. | en_US |
dc.publisher | Institute of Physics (IOP) | en_US |
dc.subject | Natural Science | en_US |
dc.subject | Silicon | en_US |
dc.subject | Ultra-Shallow Junctions | en_US |
dc.subject | Low Thermal Budget | en_US |
dc.subject | Applications | en_US |
dc.title | Formation of Co-implanted Silicon Ultra-Shallow Junctions for Low Thermal Budget Applications | en_US |
dc.type | Article | en_US |
Appears in Collections: | Journals |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.