DSpace logo

Please use this identifier to cite or link to this item: http://142.54.178.187:9060/xmlui/handle/123456789/1465
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMustafa, Rehana-
dc.contributor.authorAhmed, S.-
dc.contributor.authorKhan, E. U.-
dc.date.accessioned2019-11-18T10:14:02Z-
dc.date.available2019-11-18T10:14:02Z-
dc.date.issued2013-01-01-
dc.identifier.issn30 016101-
dc.identifier.urihttp://142.54.178.187:9060/xmlui/handle/123456789/1465-
dc.description.abstractWe present a systematic study to create ultra-shallow junctions in n-type silicon substrates and investigate both pre- and post-annealing processes to create a processing strategy for potential applications in nano-devices. Starting wafers were co-implanted with indium and C atoms at energies of 70 keV and 10 keV, respectively. A carefully chosen implantation schedule provides an abrupt ultra-shallow junction between 17 and 43 nm with suppressed sheet resistance and appropriate retained sheet carrier concentration at low thermal budget. A defect doping matrix, primarily the behavior and movement of co-implant generated interstitials at different annealing temperatures, may be engineered to form sufficiently activated ultra-shallow devices.en_US
dc.publisherInstitute of Physics (IOP)en_US
dc.subjectNatural Scienceen_US
dc.subjectSiliconen_US
dc.subjectUltra-Shallow Junctionsen_US
dc.subjectLow Thermal Budgeten_US
dc.subjectApplicationsen_US
dc.titleFormation of Co-implanted Silicon Ultra-Shallow Junctions for Low Thermal Budget Applicationsen_US
dc.typeArticleen_US
Appears in Collections:Journals

Files in This Item:
File Description SizeFormat 
pdf.htm139 BHTMLView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.