DSpace logo

Please use this identifier to cite or link to this item: http://142.54.178.187:9060/xmlui/handle/123456789/1950
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAhmed, S-
dc.contributor.authorMustafa, R-
dc.date.accessioned2019-12-09T05:44:54Z-
dc.date.available2019-12-09T05:44:54Z-
dc.date.issued2013-01-01-
dc.identifier.issn51 012004-
dc.identifier.urihttp://142.54.178.187:9060/xmlui/handle/123456789/1950-
dc.description.abstractFabrication and structural characterization of Indium and Carbon imp lanted n -type Silicon layers forming ultra-shallow junction for integration in piezoresistive sensors compatible with CMOS processing is studied in detail. The co-imp lantation technology together with mediu m range annealing temperature regimes seem to play an important role at atomistic level and provide a process control to engineer the strain and maintain the quality of surface/layer/active device region for further manufacturing process cycle. This is likely to impact the yield and reliability for the fabrication of these devices for diverse applications.en_US
dc.language.isoen_USen_US
dc.publisherMaterials Science and Engineeringen_US
dc.subjectNatural Scienceen_US
dc.subjectFabrication and Structural Characterizationen_US
dc.subjectUltra Shallow Junctionsen_US
dc.subjectPiezoresistive Silicon Sensorsen_US
dc.subjectCMOS Processingen_US
dc.titleFabrication and Structural Characterization of Co-implanted Ultra Shallow Junctions for Integration inPiezoresistive Silicon Sensors Compatible withCMOS Processingen_US
dc.typeArticleen_US
Appears in Collections:Journals

Files in This Item:
File Description SizeFormat 
pdf.htm139 BHTMLView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.