Please use this identifier to cite or link to this item:
http://localhost:80/xmlui/handle/123456789/1950
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Ahmed, S | - |
dc.contributor.author | Mustafa, R | - |
dc.date.accessioned | 2019-12-09T05:44:54Z | - |
dc.date.available | 2019-12-09T05:44:54Z | - |
dc.date.issued | 2013-01-01 | - |
dc.identifier.issn | 51 012004 | - |
dc.identifier.uri | http://142.54.178.187:9060/xmlui/handle/123456789/1950 | - |
dc.description.abstract | Fabrication and structural characterization of Indium and Carbon imp lanted n -type Silicon layers forming ultra-shallow junction for integration in piezoresistive sensors compatible with CMOS processing is studied in detail. The co-imp lantation technology together with mediu m range annealing temperature regimes seem to play an important role at atomistic level and provide a process control to engineer the strain and maintain the quality of surface/layer/active device region for further manufacturing process cycle. This is likely to impact the yield and reliability for the fabrication of these devices for diverse applications. | en_US |
dc.language.iso | en_US | en_US |
dc.publisher | Materials Science and Engineering | en_US |
dc.subject | Natural Science | en_US |
dc.subject | Fabrication and Structural Characterization | en_US |
dc.subject | Ultra Shallow Junctions | en_US |
dc.subject | Piezoresistive Silicon Sensors | en_US |
dc.subject | CMOS Processing | en_US |
dc.title | Fabrication and Structural Characterization of Co-implanted Ultra Shallow Junctions for Integration inPiezoresistive Silicon Sensors Compatible withCMOS Processing | en_US |
dc.type | Article | en_US |
Appears in Collections: | Journals |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.