Please use this identifier to cite or link to this item:
http://localhost:80/xmlui/handle/123456789/13736
Title: | Power Optimization using Low-Transition Rate based LFSR Pattern Generator |
Authors: | Durrani, Y. A |
Keywords: | Switching Activity Digital Patterns Generator Power Optimization Benchmark Circuits |
Issue Date: | 8-Apr-2017 |
Publisher: | Taxila:University of Engineering and Technology(UET)Taxila, Pakistan |
Citation: | Durrani, Y. A. (2017). Power Optimization using Low-Transition Rate based LFSR Pattern Generator. Technical Journal, 22(2). |
Abstract: | Dynamic power dissipation has been increased exponentially with the excessive switching of nodes inside the digital electronic circuits. Power dissipation on these circuits are highly input pattern dependent. This work exploits the generation of efficient input patterns with the ability to reduce maximum switching activity in the circuit by using linear feedback shift register (LFSR) technique. This approach is further modified by the insertion of the low-transition density with highly correlated signals in the LFSR-based patterns. The transition between different patterns reduces the substantial amount of switching activity in the circuit. Reduction in transition results the low dynamic power consumption. Power consumption have been estimated by using standard ISCAS 85 and 89 benchmark circuits. The experimental results demonstrate that power can be significantly optimized using this approach. |
URI: | http://142.54.178.187:9060/xmlui/handle/123456789/13736 |
ISSN: | 2313-7770 |
Appears in Collections: | Issue No. 2 |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
8-Power%20Optimization%20using%20Low-Transition%20Rate%20based%20LFSR%20Pattern%20Generator.htm | 216 B | HTML | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.